Read AN-1000 A Fast Locking Scheme for PLL Frequency Synrhesizers text version


AN-1000 A Fast Locking Scheme for PLL Frequency Synrhesizers

Literature Number: SNAA014

A Fast Locking Scheme for PLL Frequency Synthesizers

A Fast Locking Scheme for PLL Frequency Synthesizers

ABSTRACT Frequency synthesizers are used in a large number of time division multiplexed (TDMA) and frequency hopping wireless applications where quickly attaining frequency lock is critical A new frequency synthesizer is described which employs a scheme for reducing lock time by a factor of two using a conventional phase locked loop architecture Faster lock is attained by shifting the loop filter's zero and pole corner frequencies while maintaining the PLL's gain phase margin characteristics INTRODUCTION RF system designers of TDMA based cellular systems such as PHS GSM and IS-54 need local oscillator (L O ) or frequency synthesizer blocks capable of tuning to a new channel within a small fraction of each time slot The suppression of reference spurs and phase noise is also critical for these modern digital standards Base station and data transmission applications are now striving to utilize all the time slots available in each frame using a single synthesizer This push towards a ``zero blind slot'' solution has put stringent demands upon the radio frontend's L O section The communication systems channel spacing determines the upper bound for the synthesizer's frequency resolution and loop filter bandwidth More closely spaced channels dictate that the synthesizer's frequency resolution be finer which in turn means the loop makes frequency corrections less often A wider loop filter bandwidth would make it easier to attain lock within a given time constraint but the price paid is less attenuation of the reference frequency sidebands and a higher integrated phase noise for the locked condition An examination of the equations which govern the responsiveness of a closed loop system will provide some solutions to this dilemma

National Semiconductor Application Note 1000 David Byrd Craig Davis William O Keese July 1995

CLOSED LOOP OPERATION The basic phase-lock-loop configuration we will be considering is shown in Figure 1 The PLL consists of a high-stability crystal reference oscillator a frequency synthesizer such as the National Semiconductor LMX2335TM a voltage controlled oscillator (VCO) and a passive loop filter The frequency synthesizer includes a phase detector current mode charge pump as well as programmable reference R and feedback N frequency dividers A passive loop filter configuration is desirable for its simplicity low cost and low phase noise The VCO frequency is established by dividing the crystal reference signal down via the R counter to obtain a frequency that sets the tuning resolution of the L O This reference signal fr is then presented to the input of a phase detector and compared with another signal fp the feedback signal which was obtained by dividing the VCO frequency down by way of the N counter The phase detector's current source outputs pump charge into the loop filter which then converts the charge into the VCO's control voltage The phase frequency comparators function is to adjust the voltage presented to the VCO until the feedback signals frequency (and phase) match that of the reference signal When this ``phase-locked'' condition exists the VCO's frequency will be N times that of the comparison frequency Increasing the value of the N counter by 1 will cause the phase comparator to initially sense a frequency error between the reference and feedback signals The feedback loop responds and eventually shifts the VCO frequency to be N a 1 times the reference signal The VCO's frequency has in effect increased by the minimum tuning resolution of the PLL The rate at which the transition to the new operating frequency occurs is determined by the closed loop gain and stability criteria


TL W 12472 ­ 1

FIGURE 1 Conventional PLL Architecture

FastLockTM is a trademark of National Semiconductor Corporation

Reprinted with Permission of Penton Publishing

C1995 National Semiconductor Corporation TL W 12472 RRD-B30M115 Printed in U S A

LOOP GAIN EQUATIONS A linear control system model of the phase feedback for a PLL in the locked state is shown in Figure 2 The open loop gain is the product of the phase comparator gain (Kw) the VCO gain (Kvco s) and the loop filter gain Z(s) divided by the gain of the feedback counter modulus (N) The passive loop filter configuration used is displayed in Figure 3 while the complex impedance of the filter is given in equation 2 Ref 5

TL W 12472­2

FIGURE 2 PLL Linear Model

TL W 12472­3

FIGURE 3 Passive Loop Filter Open loop gain e H(s) G(s) e Hi He e Kw Z(s) Kvco Ns (1) s(C2 R2) a 1 Z(s) e (2) s2 (C1 C2 R2) a s C1 a s C2) The time constants which determine the pole and zero frequencies of the filter transfer function can be defined as T1 e R2 and T2 e R2 C2 (3b) The 3rd order PLL Open Loop Gain can be calculated in terms of frequency 0 the filter time constants T1 and T2 and the design constants Kw Kvco and N G(s) H(s)

s e j0

C1 C2 C1 a C2



b Kw

Kvco (1 a j0 T2) T1 (4) 02 C1 N (1 a j0 T1) T2

From equation 3 we can see that the phase term will be dependent on the single pole and zero such that the phase margin is determined in equation 5 w(0) e tanb1(0 T2) b tanb1(0 T1) a 180 (5)

A plot of the magnitude and phase of G(s)H(s) for a stable loop is shown in Figure 4 with a solid trace The parameter wp shows the amount of phase margin that exists at the point the gain drops below zero (the cutoff frequency wp of the loop) In a critically damped system the amount of phase margin would be approximately 45 Given the pressure to minimize lock time the cutoff frequency of the loop would be selected just wide enough to suppress the PLL's reference frequency spurs to a tolerable level If we were now to redefine the cut off frequency 0p as double the frequency which gave us our desired level of spurs 0p the loop response time would be approximately halved Because the filter attenuation at the comparison frequency also diminishes the spurs would have increased by approximately 6 dB In the proposed FastLockTM scheme the higher spur levels and wider loop filter conditions would ex ist only during the initial lock-on phase just long enough to reap the benefits of locking faster The objective would be to open up the loop bandwidth but not introduce any additional complications or compromises related to our original design criteria We would ideally like to momentarily shift the curve of Figure 4 over to a different cutoff frequency illustrated by the dotted line without affecting the relative open loop gain and phase relationships To maintain the same gain phase relationship at twice the original cutoff frequency other terms in the gain and phase equations 4 and 5 will have to compensate by the corresponding ``1 0'' or ``1 02'' factor Examination of equations 3 and 5 indicates the damping resistor variable R2 could be chosen to compensate the ``0'' terms for the phase margin This implies that another resistor of equal value to R2 will need to be switched in parallel with R2 during the initial lock period We must also insure that the magnitude of the open loop gain H(s)G(s) is equal to zero at 0p e 2 0p Kvco Kw N or the net product of these terms can be changed by a factor of 4 to counteract the 02 term present in the denominator of equation 3 Altering Kvco could be difficult at best however both N and Kw gain terms are readily available in an integrated PLL IC The Kw term was chosen to complete the transformation because it can readily be switched between 1X and 4X values This is accomplished by increasing the charge pump output current from 1 mA in the standard mode to 4 mA in FastLock Changing the N gain term could also have been chosen to accomplish our objective In fact doing so causes the PLL's reference frequency to be pushed over in the frequency domain along with the loop cutoff frequency Unfortunately changing N also means changing the R counter value by the same factor And while this is feasible it probably means employing fractional counter techniques along with all the associated problems of this approach as an N 4 term may no longer be an integer


TL W 12472 ­ 4

FIGURE 4 Open Loop Response Bode Plot CIRCUIT IMPLEMENTATION A diagram of the FastLock scheme as implemented in National Semiconductors LMX2335 PLL is shown in Figure 5 When a new frequency is loaded the charge pump circuit receives an input to deliver 4 times the normal current per unit phase error while an open drain NMOS on chip device switches in a second resistor element R2 to ground The user calculates the loop filter component values for the normal steady state considerations The device configuration ensures that as long as a second identical damping resistor is wired in appropriately the loop will lock faster without any additional stability considerations to account for Once locked on the correct frequency the PLL will then return to standard low noise operation This transition does not affect the charge on the loop filter capacitors and is enacted synchronous with the charge pump output This creates a nearly seamless change between FastLock and standard mode

TL W 12472 ­ 5

FIGURE 5 FastLock PLL Architecture


RESULTS An LMX2335 PLL was utilized to address the following IS-54 application constraints Kv e 20 MHz V Channel spacing e 30 kHz The PLL's device attributes were as follows Kw e 1 mA 2q N e 30 000 Fref e 30 kHz Fo e 3 kHz The loop filter values used were R2 e 12 kX C2 e 0 012 mF C1 e 1800 pF The modulation domain analyzer graphs in Figures 6­9 show the transient lock responses for the normal 1 mA mode condition side by side with the response for the FastLock mode The FastLock operation in Figure 9 shows lock being attained within 1 ms (to within g 1 kHz) for a frequency jump of 50 MHz compared with 1 8 ms for the standard condition (Figure 8) As much as a 2 kHz frequency disturbance can result when switching back to normal operation after steady state is fully attained By switching out of the FastLock mode when the PLL has settled to near the desired frequency tolerance almost the entire 2X increase in lock time can be achieved Fvco e 900 MHz

SUMMARY The FastLock circuitry of the LMX2335 frequency synthesizer provides a means of improving TDMA channel switching speed without compromising reference spur quality or phase noise Zero blind slot RF synthesizer designs can more easily be attained through this technique REFERENCES 1 W Shepherd Phase Locked Loop U S Patent 4 980 653 1990 2 Eitan Sharoni Digital Control Speeds Synthesizer Switching Microwaves and RF pp 107 ­ 112 4 1987 3 S Swisher et al Synchronized Frequency Synthesizer with High Speed Lock U S Patent 4 330 758 1982 4 K Arnold Low Noise Frequency Synthesizer Using Half Integer Dividers and Analog Gain Compensation U S Patent 5 307 071 1994 5 Keese W O An Analysis and Performance Evaluation of a Passive Filter Design Technique for Charge-Pump Phase-Locked Loops RF Expo West January 1995 6 Barker Cynthia Introduction to Single Chip Microwave PLLs National Semiconductor Application Note AN885 March 1993


TL W 12472 ­ 6

TL W 12472 ­ 7

FIGURE 6 Normal Switching Waveform

FIGURE 7 FastLock Switching Waveform

TL W 12472 ­ 8

TL W 12472 ­ 9

FIGURE 8 Normal Mode Lock Time

FIGURE 9 FastLock Mode Lock Time


A Fast Locking Scheme for PLL Frequency Synthesizers

LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION As used herein 1 Life support devices or systems are devices or systems which (a) are intended for surgical implant into the body or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user 2 A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness


National Semiconductor Corporation 1111 West Bardin Road Arlington TX 76017 Tel 1(800) 272-9959 Fax 1(800) 737-7018

National Semiconductor Europe Fax (a49) 0-180-530 85 86 Email cnjwge tevm2 nsc com Deutsch Tel (a49) 0-180-530 85 85 English Tel (a49) 0-180-532 78 32 Fran ais Tel (a49) 0-180-532 93 58 Italiano Tel (a49) 0-180-534 16 80

National Semiconductor Hong Kong Ltd 13th Floor Straight Block Ocean Centre 5 Canton Rd Tsimshatsui Kowloon Hong Kong Tel (852) 2737-1600 Fax (852) 2736-9960

National Semiconductor Japan Ltd Tel 81-043-299-2309 Fax 81-043-299-2408

National does not assume any responsibility for use of any circuitry described no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications


Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: Products Audio Amplifiers Data Converters DLP® Products DSP Clocks and Timers Interface Logic Power Mgmt Microcontrollers RFID OMAP Mobile Processors Wireless Connectivity TI E2E Community Home Page Applications Communications and Telecom Computers and Peripherals Consumer Electronics Energy and Lighting Industrial Medical Security Space, Avionics and Defense Video and Imaging

Transportation and Automotive

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated


AN-1000 A Fast Locking Scheme for PLL Frequency Synrhesizers

8 pages

Report File (DMCA)

Our content is added by our users. We aim to remove reported files within 1 working day. Please use this link to notify us:

Report this file as copyright or inappropriate


Notice: fwrite(): send of 200 bytes failed with errno=104 Connection reset by peer in /home/ on line 531